搜索

x

留言板

尊敬的读者、作者、审稿人, 关于本刊的投稿、审稿、编辑和出版的任何问题, 您可以本页添加留言。我们将尽快给您答复。谢谢您的支持!

姓名
邮箱
手机号码
标题
留言内容
验证码

工艺参数扰动下互连线时延的随机点匹配评估算法

李鑫 Wang Janet M. 唐卫清

引用本文:
Citation:

工艺参数扰动下互连线时延的随机点匹配评估算法

李鑫, Wang Janet M., 唐卫清

Stochastic collocation method for interconnect delay estimation in the presence of process variations

Li Xin, Wang Janet M., Tang Wei-Qing
PDF
导出引用
  • 提出了一种基于工艺参数扰动的随机点匹配时延评估算法.该算法通过Cholesky分解将具有强相关性的工艺随机扰动转化为独立随机变量,并结合随机点匹配方法和多项式混沌理论对耦合随机互连线模型进行时延分析.最后,利用数值计算方法给出互连时延的有限维表达式.仿真实验结果表明,该算法与HSPICE仿真时延的相对误差不超过2%,且相比于HSPICE显著降低了电路模拟时间.
    We present a process variations based stochastic collocation method to estimate interconnect delay. This method translates the strongly correlated process variations into orthogonal random variables by Cholesky decomposition. Polynomial chaos expression (PCE) and stochastic collocation method (SCM) are used to analyse the system response. A finite representation of interconnect delay is then obtained by using the collocation approach of minimizing the Hilbert space norm of the residual error. Experiment demonstrates that results obtained from the analysis method agree well with that from HSPICE simulation. The difference between the delays obtained from the analytical method and that from HSPICE is about 0.2% or less. Moreover, the method shows good computational efficiency, and much less running time has been observed compared with HSPICE simulation.
计量
  • 文章访问数:  6672
  • PDF下载量:  1019
  • 被引次数: 0
出版历程
  • 收稿日期:  2008-06-19
  • 修回日期:  2008-10-22
  • 刊出日期:  2009-03-05

/

返回文章
返回