搜索

x
中国物理学会期刊

基于55 nm DICE结构的单粒子翻转效应模拟研究

CSTR: 32037.14.aps.73.20231564

Three-dimensional numerical simulation of single event upset effect based on 55 nm DICE latch unit

CSTR: 32037.14.aps.73.20231564
PDF
HTML
导出引用
  • 单粒子翻转(single event upset, SEU)是器件在辐照空间中应用的关键难题, 本文以55 nm加固锁存单元为研究载体, 通过三维数值模拟方法, 获得了重离子不同入射条件下的线性能量转移(linear energy transfer, LET)阈值和电压脉冲变化曲线, 研究了双互锁存储单元(dual interlockded storage cell, DICE)的抗辐照性能和其在不同入射条件下的SEU效应. 研究表明, 低LET值的粒子以小倾斜角入射器件时, 降低了器件间的总电荷收集量, 使得主器件节点的电压峰值和电压脉宽最小, 器件SEU敏感性最低; 由于空穴与电子迁移率的差异, 导致DICE锁存器中Nhit的入射角敏感性远大于Phit; 合理调节晶体管间距可以削弱电荷共享效应, 使得从器件总电荷收集量减小, 仿真计算得到此工艺下晶体管间距不能小于1.2 μm. 相关仿真结果可为DICE锁存单元单粒子效应的物理机制研究和加固技术提供理论依据和数据支持, 有助于加快存储器件在宇航领域的应用步伐.

     

    With the development of nanoscale circuit technology, the on-track error rate of digital circuit and the effect of single event upset have become more pronounced. The radiation resistance research on DICE SRAM or DICE flip-flop device has been carried out extensively, including 65 nm, 90 nm, and 130 nm. However, the research on 55 nm DICE latch has not been reported. Using a three-dimensional device model of the 55 nm bulk silicon process established by the simulation tool TCAD, we verify the reinforcement performance of the DICE circuit, and clarify the effects of different incident conditions on DICE circuits. At the same time, we carry out a comparison of anti-SEU performance between NMOS transistor and PMOS transistor in the 55 nm process through comparative simulation experiments and quantitative analysis. The result shows that one of the important factors is the LET value which affects the generation rate of electron-hole pairs. A higher LET value will extend the upset recovery time of device and increase the peak of voltage. In addition, the difference in charge-sharing mechanism between transistors leads to the recovery time of PMOS higher than that of NMOS. As the angle of incidence increases, the charge-sharing mechanism between adjacent devices is enhanced, and electron-hole pairs ionized in sensitive regions increase. Due to the difference in charge mobility, the sensitivity of the angle of incidence of Nhit in DICE is much greater than that of Phit. Therefore, strict tilt angle incident test evaluation is required for DICE device before practical application. Finally, the large distance between adjacent MOS tubes will weaken the charge-sharing mechanism and reduce the charge collection of adjacent MOS tubes. Simulation result shows that the distance between the MOS transistors in the 55 nm process cannot be less than 1.2 μm. The relevant simulation results can provide a theoretical basis and data for supporting the study of the physical mechanism of SEU and reinforcement technology, thereby promoting the application of memory devices to the aerospace field.

     

      更正: 基于55 nm DICE结构的单粒子翻转效应模拟研究[物理学报 2024, 73(6): 066103] 

      张幸, 刘玉林, 李刚, 燕少安, 肖永光, 唐明华. 基于55 nm DICE结构的单粒子翻转效应模拟研究[物理学报 2024, 73(6): 066103]. 物理学报, 2024, 73(7): 079901. doi: 10.7498/aps.73.079901

    目录

    /

    返回文章
    返回